# **Datasheet** **BL651 Series** Supports Laird Connectivity Part Numbers: - **453-00005** - **453-0006** - 453-00005C - 453-0006C Version 2.3 ### **REVISION HISTORY** | Version | Date | Notes | Contributor(s) | Approver | |---------|--------------|---------------------------------------------------------------|----------------------------------|----------------| | 1.0 | 24 Sept 2018 | Initial Release | Andrew Chen<br>Raj Khatri | Jonathan Kaye | | 1.1 | 12 Feb 2019 | Updated logos and URLs | | Sue White | | 2.0 | 14 Dec 2020 | Updated all regulatory information | Maggie Teng<br>Ryan Urness | Jonathan Kaye | | 2.1 | 21 Feb 2021 | Moved detailed regulatory information to separate document | Sue White | Jonathan Kaye | | 2.2 | 5 May 2023 | Updated Nordic component QDIDs in Bluetooth SIG Qualification | Rikki Horrigan<br>Dave Drogowski | Jonathan Kaye | | 2.3 | 14 Aug 2023 | Updated Tape and Reel Package<br>Information section | Robert Gosewehr | Dave Drogowski | | | | | | | | | | | | | | | | | | | ### **CONTENTS** | 1 O | verview and Key Features | 5 | |----------|----------------------------------------------------------|----| | 1.1 | Features and Benefits | 5 | | 1.2 | Application Areas | 5 | | 2 Sp | pecification | 6 | | Specific | cation Summary | 6 | | 3 Ha | ardware Specifications | 8 | | 3.1 | Block Diagram and Pin-out | 8 | | 3.2 | Pin Definitions | 9 | | 3.3 | Electrical Specifications | 11 | | 3. | 3.1 Absolute Maximum Ratings | 11 | | 3. | 3.2 Recommended Operating Parameters | 11 | | 4 Po | ower Consumption | 14 | | 4.1 | Power Consumption | 14 | | 4.2 | Peripheral Block Current Consumption | 15 | | 5 Fu | unctional Description | 16 | | 5.1 | Power Management (includes Brown-out and Power on Reset) | 17 | | 5.2 | Clocks and Timers | 17 | | 5. | 2.1 Clocks | 17 | | 5. | 2.2 Timers | 18 | | 5.3 | Memory | 18 | | 5.4 | Radio Frequency (RF) | 18 | | 5.5 | UART Interface | 18 | | 5.6 | SPI Bus | 19 | | 5.7 | I2C Interface | 20 | | 5.8 | General Purpose I/O, ADC, PWM, and FREQ | 20 | | 5. | 8.1 GPIO | 20 | | 5. | 8.2 ADC | 21 | | 5. | 8.3 PWM Signal Output on SIO Pins | 21 | | 5.9 | nRESET pin | 21 | | 5.10 | Two-wire Interface SWD | 22 | | 5.11 | BL651 Wakeup | 23 | | 5. | 11.1 Waking Up BL651 from Host | 23 | | 5.12 | Low Power Modes | 23 | | 5.13 | Temperature Sensor | 23 | | 5.14 | Security/Privacy | 23 | | 5. | 14.1 AES Encryption/Decryption | 23 | | 5. | 14.2 Readback Protection | 24 | | 5. | 14.3 Elliptic Curve Cryptography | 24 | ## BL651 Series Datasheet | | 5.15 | Optional External 32.768 kHz Crystal | 24 | |----|--------|----------------------------------------------------------------------------|----| | | 5.16 | 453-00005 On-board PCB Trace Antenna Characteristics | 25 | | 6 | Hard | lware Integration Suggestions | 27 | | | 6.1 | Circuit | 27 | | | 6.2 | PCB Layout on Host PCB - General | 28 | | | 6.3 | PCB Layout on Host PCB for 453-00005 | 28 | | | 6.3.1 | Antenna Keep-out on Host PCB | 28 | | | 6.3.2 | 2 Antenna Keep-out and Proximity to Metal or Plastic | 29 | | | 6.4 | External Antenna Integration with 453-00006 | 30 | | 7 | Mecl | hanical Details | 30 | | | 7.1 | BL651 Mechanical Details | 30 | | | 7.2 | Host PCB Land Pattern and Antenna Keep-out for 453-00005 | 31 | | 8 | Appl | ication Note for Surface Mount Modules | 32 | | | 8.1 | Introduction | 32 | | | 8.2 | Shipping | 32 | | | 8.2.1 | Tape and Reel Package Information | 32 | | | 8.2.2 | 2 Carton Contents | 33 | | | 8.2.3 | Packaging Process | 34 | | | 8.2.4 | Labeling | 34 | | | 8.3 | Reflow Parameters | 36 | | 9 | Regi | ulatory | 37 | | 10 | Orde | ering Information | 38 | | 1 | Blue | tooth SIG Qualification | 38 | | | 11.1 | Overview | 38 | | | 11.2 | Qualification Steps When Referencing a Laird Connectivity Component Design | 38 | | 11 | Σ Δddi | tional Information | 40 | ### 1 OVERVIEW AND KEY FEATURES Laird Connectivity's BL651 Series contains the latest Nordic nRF52810 silicon with **Bluetooth 5 Low Energy, ANT and Proprietary 2.4 GHz** capabilities and groundbreaking ultra-low power performance. Building on Laird Connectivity's multi-generation module developments utilizing Nordic silicon (BL600, BL652, BL654) – now comes the latest series offering **cost effective** Bluetooth 5 enablement for simple BLE applications. The BL651 series exposes all the capabilities of the Nordic nRF52810 silicon in a small, fully certified module with simple soldering castellation for easy prototyping and mass production manufacturing. Use the **Nordic SDK & SoftDevice** to deliver your BLE application. Let Laird Connectivity's innovative BL651 series and decades of expertise in Bluetooth module design speed your product to market. In addition, the BL651 series is 100% PCB footprint **drop in compatible** with the BL652 Series of modules. #### 1.1 Features and Benefits - Bluetooth v5.0 Single mode - External or internal antennas - Application development via Nordic SDK or Zephyr - Compact footprint (pin compatible with BL652) - Programmable Tx power +4 dBm to -20 dBm - Tx whisper mode (-40 dBm) - Rx sensitivity: -96 dBm - Ultra-low power consumption - Tx: 4.6 mA peak (at 0 dBm, DCDC on) See Power Consumption Note 1 - Rx: 4.6 mA peak (DCDC on) See Power Consumption Note 1 - System ON IDLE: 1.5 uA typical - System OFF: 0.3 uA See Power Consumption Note 4 - UART, GPIO, ADC, PWM, timers, I2C, and SPI interfaces - Fast time-to-market - FCC, EU, ISED, and Japan certified; Full Bluetooth Declaration ID - Other regulatory certifications on request - No external components required - Industrial temperature range (-40 to + 85) ### 1.2 Application Areas - Beacons - Computer peripherals - Home healthcare - Fitness sensors - IoT sensors - Home automation Note: Figures on this page are gathered from the nRF52810 datasheet v1.2 provided by Nordic. ### 2 SPECIFICATION ### **Specification Summary** Table 1: BL651 Specifications | Categories | Feature | Implementation | | | |-----------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--| | Wireless | Bluetooth® | V5.0 – Single mode | | | | Specification | Other | ANT, Nordic Proprietary 2.4 GHz | | | | | Frequency | 2.402 - 2.480 GHz | | | | | Maximum Transmit Dawar Catting | +4 dBm Conducted 453-00005 (internal antenna) | | | | | Maximum Transmit Power Setting | +4 dBm Conducted 453-00006 (external antenna) | | | | | Minimum Transmit Power Setting | -40 dBm, -20 dBm (in 4-dB steps) | | | | | willimidin Hansinit Fower Setting | -16 dBm, -12 dBm, - 8 dBm, - 4 dBm, 0 dBm | | | | | Receive Sensitivity (≤37-byte packet) | -96 dBm (BER=1E-3) typical | | | | | Link Budget | 100 dB (@ 1 Mbps) | | | | | Range | Up to 100 meters in free space | | | | | Raw Data Rates | 1 Mbps (over-the-air) | | | | | Naw Data Nates | 2 Mbps (over-the-air) | | | | Host Interface and | Total | 32 x Multifunction I/O lines | | | | Peripherals | UART | Configurable | | | | | | Up to 32, with configurable: | | | | | GPIO | <ul><li>I/O direction</li></ul> | | | | | | <ul> <li>O/P drive strength (standard 0.5 mA or high 3mA/5 mA)</li> </ul> | | | | | | ■ Pull-up /pull-down | | | | | | Eight 8/10/12-bit channels | | | | | ADC | 0.6 V internal reference | | | | | | Configurable 4, 2, 1, 1/2, 1/3, 1/4, 1/5 1/6 pre-scaling | | | | | | Configurable acquisition time 3uS, 5uS, 10uS, 15uS, 20uS, | | | | | | 40uS | | | | | | One-shot mode | | | | | DIMA | PWM outputs on GPIO output pins | | | | | PWM output | PWM output duty cycle: 0%-100% | | | | | 100 | PWM output frequency: Up to 500 kHz | | | | | I2C | One I2C interface (up to 400 kbps) (See Module Specification Note 1) | | | | | SPI | One SPI master and slave (up to 4 Mbps) | | | | | | (See Module Specification Note 2) | | | | Optional | Fortage at 00 700 till an artal | For customer use, connect +/-20 ppm accuracy crystal for | | | | External to the BL651 | External 32.768 kHz crystal | more accurate protocol timing. | | | | module | N 1: 001/ 7 1 | V. ITAO | | | | Programmability | Nordic SDK or Zephyr | Via JTAG | | | | | Nordic SoftDevice (S112) | Any exposed within the related Nordic Softdevice (application | | | | | | development to be done by OEM) | | | | Supply Voltage | Supply (VCC) | 1.7 – 3.6 V – Internal DCDC converter or LDO | | | | Dewer | A ( | (See Module Specification Note 3) | | | | Power | Active Modes Peak Current | Advertising mode 7.0 mA peak Tx (with DCDC) | | | | Consumption | (for maximum Tx power +4 dBm) | Connecting mode 7.0 mA peak Tx (with DCDC) | | | | | – Radio only | Connecting mode 7.0 mA peak 1x (with DCDC) | | | | | Active Modes Peak Current | Advertising mode 2.1 mA peak Tx (with DCDC) | | | | | (for minimum Tx power -40 dBm) | Connecting mode 2.1 mA peak Tx (with DCDC) | | | | | D !: . | | | | | | <ul><li>– Radio only</li><li>Active Modes Average Current</li></ul> | Connecting mode 2.1 mA peak Tx (with DCDC) Depends on many factors, see <i>Power Consumption section</i> | | | | Categories | Feature | Implementation | | | | | | |-----------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | Ultra Low Power Modes | System ON IDLE 1.5 uA typical System OFF 300 nA | | | | | | | Antenna Options | Internal | PCB trace monopole antenna – on-board part # 453-00005 | | | | | | | | External | Connection via IPEX MHF4 – part # 453-00006<br>See External Antenna Integration with 453-00006 sections<br>FCC, IC, MIC, and CE. | | | | | | | Physical | Dimensions | 14 mm x 10 mm x 2.1 mm Pad Pitch: 0.75 mm Pad Type: Plated half-moon edge pads (easy to hand solder) | | | | | | | | Weight | <1 gram | | | | | | | Environmental | Operating | -40 °C to +85 °C (VCC 1.8V-3.6V) | | | | | | | | Storage | -40 °C to +85 °C | | | | | | | Miscellaneous | Lead Free | Lead-free and RoHS compliant | | | | | | | | Warranty | 1-Year Warranty | | | | | | | | MSL Level | 4 | | | | | | | Approvals | Bluetooth <sup>®</sup> | Full Bluetooth SIG Declaration ID | | | | | | | •• | FCC/ISED/EU/MIC/RCM | All BL651 Series | | | | | | #### **Module Specification Notes:** - Note 1 With I2C interface selected, pull-up resistors on I2C SDA and I2C SCL *must* be connected externally as per I2C standard. - **Note 2** SPI interface consists of SPI MOSI, SPI MISO, and SPI CLK. SPI CS is created by using any spare SIO pin within the customer's application allowing multi-dropping. - Note 3 Use of the internal DCDC convertor or LDO is decided by the underlying BLE stack. ### **3** HARDWARE SPECIFICATIONS ### 3.1 Block Diagram and Pin-out Figure 1: BL651 Block diagram Figure 2: BL651 module pin-out (top view) ### 3.2 Pin Definitions https://www.lairdconnect.com/ | e 2: Pin defir<br>BL651 | BL651 | nRF52810 | nRF52810 | BL652 | Notes | Comment | |-------------------------|---------------|--------------|----------|---------------|---------------------------|------------------------------| | Pin # | Pin Name | QFN Name | QFN Pin# | Equivalent | | | | | | | | Pin Name | | | | 1 | GND | - ' | - | GND | | - | | • | P0.24/SPI_MIS | D0.04 | 00 | SIO_24/SPI_MI | Pin Definitions | | | 2 | 0 | P0.24 | 29 | SO | Note 1 | - | | 3 | P0.23/SPI_MOS | P0.23 | 28 | SIO_23/SPI_MO | Pin Definitions | | | ა<br> | l | P0.23 | 20 | SI | Note 1 | | | 4 | P0.22 | P0.22 | 27 | SIO_22 | | - | | 5 | SWDIO | SWDIO | 26 | SWDIO | Pin Definitions<br>Note 2 | - | | 6 | SWDCLK | SWDCLK | 25 | SWDCLK | Pin Definitions | _ | | | OWDOLK | OWBOLK | 20 | OWDOLK | Note 2 | 0 | | 7 | nRESET/ P0.21 | P0.21/nRESET | 24 | nRESET | Pin Definitions<br>Note 3 | System Reset<br>(Active Low) | | | | | | SIO_20/SFLAS | 11010 0 | (Active Low) | | 8 | P0.20 | P0.20 | 23 | H_MOSI | | - | | 9 | P0.18 | P0.18 | 21 | SIO_18 | | - | | | 1 0.10 | 1 0.10 | | SIO_16/SFLAS | | | | 10 | P0.16 | P0.16 | 19 | H_CLK | | - | | | | | | SIO_14/SFLAS | | | | 11 | P0.14 | P0.14 | 17 | H_MISO | | - | | 40 | D0.40 | D0.40 | 45 | SIO_12/SFLAS | | | | 12 | P0.12 | P0.12 | 15 | H_CS | | - | | 13 | P0.11 | P0.11 | 14 | SIO_11 | | - | | 14 | P0.10 | P0.10 | 12 | NFC2/SIO_10 | | - | | 15 | P0.09 | P0.09 | 11 | NFC1/SIO_09 | | - | | 16 | GND | - | - | GND | | - | | 17 | P0.08/UART_R | P0.08 | 10 | SIO_08/UART_ | Pin Definitions | | | 17 | Х | 1 0.00 | 10 | RX | Note 1 | | | 18 | P0.07/UART_C | P0.07 | 9 | SIO_07/UART_ | Pin Definitions | | | 10 | TS | 1 0.07 | <u> </u> | CTS | Note 1 | | | 19 | P0.06/UART_TX | P0.06 | 8 | SIO_06/UART_ | Pin Definitions | | | | | . 5.55 | | TX | Note 1 | | | 20 | P0.05/UART_R | P0.05/AIN3 | 7 | SIO_05/UART_ | Pin Definitions | | | | TS/AIN3 | | | RTS/AIN3 | Note 1 | | | 21 | P0.04/AIN2 | P0.04/AIN2 | 6 | SIO_04/AIN2 | | | | 22 | P0.03/AIN1 | P0.03/AIN1 | 5 | SIO_03/AIN1 | | | | 23 | P0.02/AIN0 | P0.02/AIN0 | 4 | SIO_02/AIN0 | | | | 24 | P0.01/XL2 | P0.01/XL2 | 3 | SIO_01/XL2 | Pin Definitions | | | | | | | _ | Note 4 | | | 25 | P0.00/XL1 | P0.00/XL1 | 2 | SIO_00/XL1 | Pin Definitions<br>Note 4 | | | 26 | VDD_nRF | - | - | VDD_nRF | | 1.7V to 3.6\ | | | | | | | | 1.7 7 10 0.0 | | 27 | GND | - | - | GND | | - | | 28 | P0.13 | P0.13 | 16 | SIO_13/nAutoR | | | | | | | | UN | | | | 29 | P0.15 | P0.15 | 18 | SIO_15 | | | | 30 | P0.17 | P0.17 | 20 | SIO_17 | | | | | | | | _ | | | | BL651<br>Pin # | BL651<br>Pin Name | nRF52810<br>QFN Name | nRF52810<br>QFN Pin# | BL652<br>Equivalent<br>Pin Name | Notes | Comment | |----------------|-------------------|----------------------|----------------------|---------------------------------|---------------------------|---------| | 31 | P0.19 | P0.19 | 22 | SIO_19 | | | | 32 | P0.31/AIN7 | P0.31/AIN7 | 43 | SIO_31/AIN7 | | | | 33 | P0.30/AIN6 | P0.30/AIN6 | 42 | SIO_30/AIN6 | | | | 34 | P0.29/AIN5 | P0.29/AIN5 | 41 | SIO_29/AIN5 | | | | 35 | P0.28/AIN4 | P0.28/AIN4 | 40 | SIO_28/AIN4 | | | | 36 | P0.27/I2C_SCL | P0.27 | 39 | SIO_27/I2C_SC<br>L | Pin Definitions<br>Note 1 | | | 37 | P0.26/I2C_SDA | P0.26 | 38 | SIO_26/I2C_SD<br>A | Pin Definitions<br>Note 1 | | | 38 | P0.25/SPI_CLK | P0.25 | 37 | SIO_25/SPI_CL<br>K | Pin Definitions<br>Note 1 | | | 39 | GND | - | - | GND | | - | #### **Pin Definition Notes:** Note 1 The BL651 module PIO pins to which UART, I2C, and SPI interfaces are mapped, are those found on the Nordic development board as well as the BL652 development board. You can bring out UART, I2C, and SPI on any pins allowed by Nordic within the user developed application. Note 2 SWD (two-wire interface), pin 5 (SWDIO) and pin 6 (SWDCLK). We recommend that you use SWD (2-wire interface) to handle customer developed BL651 module firmware upgrades. You MUST wire out the SWD (2-wire interface) on your host design (see Figure 4, where four lines should be wired out, namely SWDIO, SWDCLK, GND and VCC). Note 3 Pull the nRESET pin (pin 7) low for a minimum of 100 milliseconds to reset the BL651. Note 4 Not required for BL651 module normal operation. Nordic SDK examples by default assume that the external 32.768 kHz crystal is connected. You must modify the Nordic SDK example to reflect if the external 32.768 kHz crystal is fitted or not. The on-chip 32.768 kHz RC oscillator provides the standard accuracy of ±500 ppm, with calibration required at least every eight seconds to stay within ±500 ppm. BL651 also allows the option of connecting an external higher accuracy (±20 ppm) 32.768 kHz crystal to the BL651 pins SIO\_01/XL2 (pin 24) and SIO\_00/XL1 (pin 25). This provides higher accuracy protocol timing and helps with radio power consumption in the SYSTEM ON IDLE or SYSTEM OFF modes by reducing the time that the Rx window must be open. ### 3.3 Electrical Specifications ### 3.3.1 Absolute Maximum Ratings Absolute maximum ratings for supply voltage and voltages on digital and analogue pins of the module are listed in Table 3. Exceeding these values causes permanent damage. Table 3: Maximum current ratings | Parameter | Min | Max | Unit | |------------------------------------------------------|------|----------------------------------|--------------------| | Voltage at VDD_nRF pin | -0.3 | +3.9<br>(Maximum Ratings Note 1) | V | | Voltage at GND pin | | 0 | V | | Voltage at GPIO pin (at VDD_nRF≤3.6V) | -0.3 | VDD_nRF +0.3 | V | | Voltage at GPIO pin (at VDD_nRF≥3.6V) | -0.3 | 3.9 | V | | Radio RF input level | - | 10 | dBm | | Environmental | | | | | Storage temperature | -40 | +85 | °C | | MSL (Moisture Sensitivity Level) | - | 4 | - | | ESD (as per EN301-489) | | | | | Conductive | | 4 | KV | | Air Coupling | | 8 | KV | | Flash Memory (Endurance)<br>(Maximum Ratings Note 2) | - | 10000 | Write/erase cycles | | Flash Memory (Retention) | - | 10 years at 40°C | - | #### **Maximum Ratings Notes:** **Note 1** The absolute maximum rating for VCC pin (max) is 3.9V for the BL651. **Note 2** Standard wear levelling techniques can be used to increase the lifetime of the module. #### 3.3.2 Recommended Operating Parameters Table 4: Power supply operating parameters | Parameter | Min | Тур | Max | Unit | |-------------------------------------------|-----|-----|-----|------| | VDD_nRF (independent of DCDC) | 1.7 | 3.0 | 3.6 | V | | (Recommended Operating Parameters Note 1) | | | | | | VCC Maximum ripple or noise | - | - | 10 | mV | | (Recommended Operating Parameters Note 2) | | | | | | VCC rise time (0 to 1.7V) | - | - | 60 | mS | | (Recommended Operating Parameters Note 3) | | | | | | Operating Temperature Range | -40 | - | +85 | °C | #### **Recommended Operating Parameters Notes:** Note 1 4.7 uF internal to module on VCC. **Note 2** This is the maximum VCC ripple or noise (at any frequency) that does not disturb the radio. Note 3 The on-board power-on reset circuitry may not function properly for rise times outside the noted interval. | Table 5. | Signal | levels for | digital IO | interfaces | |----------|--------|------------|------------|------------| | | | | | | | Parameter | Min | Тур | Max | Unit | |----------------------------------------------------------|--------------|-----|---------------|------| | V <sub>IH</sub> Input high voltage | 0.7 VDD_nRF | | VDD_nRF | V | | V <sub>IL</sub> Input low voltage | VSS | | 0.3 x VDD_nRF | V | | V <sub>OH</sub> Output high voltage | | | | | | (standard drive, 0.5 mA, VDD_nRF≥1.7V) | VDD_nRF -0.4 | | VDD_nRF | V | | (high-drive, 3 mA, VDD_nRF≥1.7V) | VDD_nRF -0.4 | | VDD_nRF | V | | (high-drive, 5 mA, VDD_nRF≥2.7V) | VDD_nRF -0.4 | | VDD_nRF | | | V <sub>OL</sub> Output low voltage | | | | | | (standard drive, 0.5 mA, VDD_nRF≥1.7V) | VSS | | VSS+0.4 | V | | (high-drive, 3 mA, VDD_nRF≥1.7V) | VSS | | VSS+0.4 | V | | (high-drive, 5 mA, VDD_nRF≥2.7V) | VSS | | VSS+0.4 | | | V <sub>OL</sub> Current at VSS+0.4V, output set low | | | | | | (standard drive, 0.5 mA, VDD_nRF≥1.7V) | 1 | 2 | 4 | mA | | (high-drive, 3 mA, VDD_nRF≥1.7V) | 3 | - | - | mA | | (high-drive, 5 mA, VDD_nRF≥2.7V) | 6 | 10 | 15 | mA | | V <sub>OL</sub> Current at VDD_nRF -0.4, output set high | | | | | | (standard drive, 0.5mA, VDD_nRF≥1.7V) | | | | | | (high-drive, 3mA, VDD_nRF≥1.7V) | 1 | 2 | 4 | mA | | (high-drive, 5mA, VDD_nRF≥2.7V) | 3 | - | - | mA | | | 6 | 9 | 14 | mA | | Pull up resistance | 11 | 13 | 16 | kΩ | | Pull down resistance | 11 | 13 | 16 | kΩ | | Pad capacitance | | 3 | | pF | Table 6: AIN (ADC) specification | Parameter | Min | Тур | Max | Unit | |-------------------------------------------|-------|------------------------------------|-------|---------| | ADC Internal reference voltage | -1.5% | 0.6 V | +1.5% | % | | ADC pin input internal selectable scaling | | 4, 2, 1, 1/2, 1/3, 1/4, 1/5<br>1/6 | | scaling | ADC input pin (AIN) voltage maximum without damaging ADC w.r.t (Recommended Operating 4, 2, 1, ½, Parameters Note 1) vcc Prescaling VDD\_nRF + 0.3 . . . . \_ . . . . 0V-VDD\_nRF 1/3, ½, 1/5, 1/6 | Configurable | 8-bit mode | 10-bit mode | 12-bit mode | bits | |-----------------------------------------------|------------|-------------|-------------|------| | Acquisition Time, source | | 3 | | uS | | resistance ≤10 kΩ<br>Acquisition Time, source | | 5 | | uS | | resistance ≤40 kΩ | | 10 | | uS | | Acquisition Time, source | | 15 | | uS | | resistance ≤100 kΩ | | 20 | | uS | ٧ | Parameter | Min | Тур | Max | Unit | |------------------------------|-----|-----|-----|-----------| | Acquisition Time, source | | 40 | | uS | | resistance ≤200 kΩ | | | | | | Acquisition Time, source | | | | | | resistance ≤400 kΩ | | | | | | Acquisition Time, source | | | | | | resistance ≤800 kΩ | | | | | | Conversion Time <sup>3</sup> | | <2 | | uS | | ADC input impedance | | | | | | (during operation) | | | | | | (Recommended Operating | | | | | | Parameters Note 3) | | . 4 | | MOhara | | Input Resistance | | >1 | | MOhm<br>– | | Sample and hold | | 2.5 | | pF | | capacitance at maximum | | | | | | gain | | | | | #### **Recommended Operating Parameters Notes:** Note 1 Stay within internal 0.6 V reference voltage with given pre-scaling on AIN pin and do not violate ADC maximum input voltage (for damage) for a given VCC, e.g. If VCC is 3.6V, you can only expose AIN pin to VDD+0.3 V. Note 2 Through customer firmware the resolution (8-bit, 10-bit, or 12-bit mode or oversample 14-bit) and acquisition time is configurable. The sampling frequency is limited by the sum of sampling time and acquisition time. The maximum sampling time is 2us. For acquisition time of 3us the total conversion time is 5us, which makes maximum sampling frequency of 1/5us = 200 kHz. Similarly, if acquisition time of 40us chosen, then the conversion time is 42us and the maximum sampling frequency is 1/42us = 23.8 kHz Note 3 ADC input impedance is estimated mean impedance of the ADC (AIN) pins. ### 4 POWER CONSUMPTION VCC\_nRF of 3.0 V with internal (to chipset) LDO ON or with internal (to chipset) DCDC ON (see Power Consumption Note 1) and 25°C. ### 4.1 Power Consumption Table 7: Power consumption | Parameter | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------|-----|----------| | Active mode 'peak' current (Power Consumption Note 1 ) | ctive mode 'peak' current (Power Consumption Note 1 ) With DCDC [with LDO] | | | | | (Advertising or Connection) | | | | | | Tx only run peak current @ Txpwr = +4 dBm | | 7.0 [15.4] | | mA | | Tx only run peak current @ Txpwr = 0 dBm | | 4.6 [10.1] | | mA | | Tx only run peak current @ Txpwr = -4 dBm | | 3.6 [7.8] | | mA | | Tx only run peak current @ Txpwr = -8 dBm | | 3.2 [6.8] | | mA | | Tx only run peak current @ Txpwr = -12 dBm | | 2.9 [6.2] | | mA | | Tx only run peak current @ Txpwr = -16 dBm | | 2.7 [5.7] | | mA | | Tx only run peak current @ Txpwr = -20 dBm | | 2.5 [5.4] | | mA | | Tx only run peak current @ Txpwr = -40 dBm | | 2.1 [4.3] | | mA | | Active Mode (Power Consumption Note 1) | | | | | | Rx only 'peak' current | | 4.6 [10.0] | | mA | | Ultra-low Power Mode 1 (Power Consumption Note 2) System ON IDLE + 24kB RAM retention, wake on any event + LFRC | | 1.5 | | uA | | Ultra-low Power Mode 2 (Power Consumption | | | | | | Note 3) System OFF (no RAM retention, wake on any event) | | 300 | | nA | | Active Mode Average current | | | | | | Advertising Average Current draw Max, with advertising interval (min) 20 mS Min, with advertising interval (max)10240 mS | | (Power Cons. Note 4)<br>(Power Cons. Note 4) | | uA<br>uA | | Connection Average Current draw Max, with connection interval (min) 7.5 mS Min, with connection interval (max) 4000 mS | | (Power Cons. Note 4)<br>(Power Cons. Note 4) | | uA<br>uA | #### **Power Consumption Notes:** Note 1 This is for Peak Radio Current only, but there is additional current due to the MCU. The use of the internal DCDC convertor or LDO is decided by the underlying BLE stack. Note 2 BL651: System ON IDLE current is 1.5 uA typical. System ON IDLE is entered automatically through a command in the customer-developed firmware. In System ON IDLE, all enabled peripherals remain on and may re-awaken the chip. Depending on active peripherals, current consumption ranges from ~1.5 µA to 270 uA (when UART is ON). See individual peripherals current consumption data in the *Peripheral Block Current Consumption* section. Through customers FW development, functionality to detect GPIO change with no current consumption cost, it is possible to close the UART and get to the 1.5uA current consumption regime and still detect incoming data and be woken up so that the UART can be re-opened at expense of losing that first character. The BL651 System ON IDLE current consists of the below nRF52810 blocks: - nRF52 System ON IDLE current (no RAM retention) (1.2 uA) This is the base current of the CPU - LFRC (0.6 uA) and RTC (0.1uA) running as well as 24 k RAM retention (0.2 uA) This adds to the total of 1.5 uA typical. #### Note 3 In System OFF, everything is disabled and the only wake-up sources are reset and changes on GPIO on which sense is enabled. The current consumption is ~300 nA typical in BL651. - Hardware reset to come out of System OFF. - Can come out from System OFF to System ON IDLE through GPIO signal through the reset vector. #### Note 4 Average current consumption depends on several factors (including Tx power, VCC, accuracy of 32 MHz and 32.768 kHz), all peripherals off (UART OFF after radio event), slave latency of 0 (in a connection). With these factors fixed, the largest variable is the advertising or connection interval set. #### Advertising Interval range: 20 milliseconds to 10240 milliseconds (10485759.375 mS in BT5.0) in multiples of 0.625 milliseconds. #### For an advertising event: - The minimum average current consumption is when the advertising interval is large 10240 milliseconds (10485759.375 mS - in BT5.0) although this may cause long discover times (for the advertising event) by scanners - The maximum average current consumption is when the advertising interval is small 20 mS Other factors that are also related to average current consumption include the advertising payload bytes in each advertising packet and whether it's continuously advertising or periodically advertising. Connection Interval range (for a peripheral device): • 7.5 milliseconds to 4000 milliseconds in multiples of 1.25 milliseconds. For a connection event (for a peripheral device): - The minimum average current consumption is when the connection interval is large 4000 milliseconds - The maximum average current consumption is with the shortest connection interval of 7.5 ms; no slave latency. Other factors that are also related to average current consumption include: - Number of packets per connection interval with each packet payload size - An inaccurate 32.768 kHz master clock accuracy would increase the average current consumption. ### 4.2 Peripheral Block Current Consumption The following values are calculated for a typical operating voltage of 3V. Table 8: UART power consumption | Parameter | Min | Тур | Max | Unit | |-------------------------------------|-----|-----|------|------| | UART Run current @ 115200 bps | - | 55 | - | uA | | UART Run current @ 1200 bps | - | 55 | - | uA | | Idle current for UART (no activity) | - | 1 | - | uA | | UART Baud rate | 1.2 | - | 1000 | kbps | Table 9: Power consumption | Parameter | Min | Тур | Max | Unit | |---------------------------------|-------|-----|-----|------| | SPI Master Run current @ 2 Mbps | - | 50 | - | uA | | SPI Master Run current @ 8 Mbps | - | 50 | - | uA | | SPI bit rate | 0.125 | - | 8 | Mbps | Table 10: I2C power consumption | Parameter | Min | Тур | Max | Unit | |----------------------------|-----|-----|-----|------| | I2C Run current @ 100 kbps | - | 50 | - | uA | | I2C Run current @ 400 kbps | - | 50 | - | uA | | I2C Bit rate | 100 | - | 400 | kbps | Table 11: ADC power consumption | Parameter | Min | Тур | Max | Unit | |-------------------------------|-----|-----|-----|------| | ADC current during conversion | - | 700 | - | uA | The above current consumption is for the given peripheral only; to operate that peripheral requires some other internal blocks which consume base current. This base current is consumed when the UART, SPI, I2C, or ADC is opened (operated). For asynchronous interface like the UART (asynchronous as the other end can communicate at any time), the UART on the BL651 must be kept open (by a command in customers application), resulting in the base current consumption penalty. For a synchronous interface like the I2C or SPI, the interface can be closed and opened only when needed, resulting in current saving (no base current consumption penalty). There's a similar argument for ADC (open ADC when needed). ### 5 Functional Description The BL651 BLE (Bluetooth Low Energy) module is a self-contained product and requires only power and a user's application to implement full BLE functionality. The integrated, high performance PCB trace antenna combined with the RF and base-band circuitry provides the BLE wireless link, and any of the GPIO lines provide the OEM's chosen interface connection to the sensors. BL651 module hardware is functionally capable as the nRF52810 chipset used in the module design and Table 12 shows the nRF52810 features list from Nordic Documentation http://infocenter.nordicsemi.com/index.jsp. For details, refer to the nRF52810 datasheet http://infocenter.nordicsemi.com/topic/com.nordic.infocenter.nrf52/dita/nrf52/chips/nrf52810.html?cp=2\_2 Table 12: nRF52810 features | Features | nRF52810 | | | | |----------------------------|-----------------------------------------------------|--|--|--| | CPU | Cortex M4 (no FPU) | | | | | | 64 MHz | | | | | Memory | 192 kB flash | | | | | | 24 kB RAM | | | | | | No cache | | | | | Easy DMA MAXCNT bit length | PDM 15 | | | | | | PWM 15 | | | | | | Radio 8 | | | | | | SAADC 15 | | | | | | SPIM 10 | | | | | | SPIS 10 | | | | | | TWIM 10 | | | | | | TWIS 10 | | | | | | UARTE 10 | | | | | Crypto | AES engine | | | | | Clock | 32 MHz crystal (onboard BL651) | | | | | | 64 MHz on-chip PLL | | | | | | 32.768 kHz crystal (optional and external to BL651) | | | | | | 32.768 kHz on-chip RC | | | | | | External 32.768 kHz clock | | | | | Power Management | One stage LDO and DCDC | | | | | Digital Interfaces | One SPI master and slave | | | | | | One TWI master and slave | | | | | Features | nRF52810 | | | |-------------------|------------------------------------|--|--| | | One UARTE | | | | | One PWM | | | | | QDEC | | | | | PDM | | | | Analog Interfaces | 64-level Analog Comp | | | | | 8-channel 12-bit ADC | | | | | True Random Number Generator | | | | Timers | Three 32-bit 16-MHz timers | | | | | Two 32.768 kHz RTC | | | | | Watchdog timer (32.768 kHz) | | | | Other Interfaces | Four GPIOTEs | | | | | SWI debug interface | | | | PPI | 20 programmable channels | | | | | 12 fixed channels | | | | | Six channel groups | | | | Other Features | BPROT (Block Protection) | | | | | Six SWI | | | | | Two EGU | | | | Power Fail | Power fail comparator and brownout | | | | GPIO | Up to 32 pins | | | | | Eight GPIOTEs channels | | | To provide the widest scope for integration, a variety of physical host interfaces/sensors are provided. The major BL651 series module functional blocks described in the following section. ### 5.1 Power Management (includes Brown-out and Power on Reset) Power management features: - System ON IDLE and System OFF modes - Open/Close peripherals (UART, SPI, I2C, GPIO's, ADC). Peripherals consume current when open; each peripheral can be individually closed to save power consumption - Use of the internal DCDC convertor or LDO is decided by the underlying BLE stack - VCC voltage to be read (through the internal ADC) - Pin wake-up system from deep sleep #### Power supply features: - Supervisor hardware to manage power during reset, brownout, or power fail - 1.7V to 3.6V supply range using internal DCDC convertor or LDO decided by the underlying BLE stack #### 5.2 Clocks and Timers #### 5.2.1 Clocks The integrated high accuracy 32 MHz (±10 ppm) crystal oscillator helps with radio operation and reducing power consumption in the active modes. The integrated on-chip 32.768 kHz RC oscillator (±500 ppm) provides protocol timing and helps with radio power consumption in the system StandByDoze and Deep Sleep modes by reducing the time that the RX window must be open. To keep the on-chip 32.768 kHz RC oscillator within ±500 ppm (which is needed to run the BLE stack) accuracy, the RC oscillator must be calibrated (which takes 16-17 milliseconds) regularly. The default calibration interval is at least eight seconds which is enough to keep within ±500 ppm. The calibration interval ranges from 0.25 seconds to 31.75 seconds (in multiples of 0.25 seconds). #### 5.2.2 Timers - Regular Timer There are five built-in timers (regular timers) derived from a single RTC clock; the resolution of the regular timer is 976 microseconds. - Tick Timer (Counter) A 31-bit free running counter that increments every (one) millisecond. The resolution of this counter is 488 microseconds. ### 5.3 Memory The nRF52810 has 192 kBytes Flash and 24 kB RAM. ### 5.4 Radio Frequency (RF) - 2402–2480 MHz Bluetooth Low Energy radio BT5.0 (1 Mbps and 2 Mbps over-the-air data rate) - Tx output power of +4 dBm programmable to -20 dBm in steps of 4 dB and further down -40 dBm - Receiver (with integrated channel filters) to achieve maximum sensitivity -96 dBm @ 1 Mbps BLE and 93 dBm @ 2 Mbps BLE. - RF conducted interface available in the following two ways: - 453-00005: RF connected to on-board PCB trace antenna - 453-00006: RF connected to on-board IPEX MH4 RF connector - Antenna options: - Integrated monopole PCB trace antenna on the 453-00005 - External dipole antenna connected with to IPEX MH4 RF connector on the 453-00006 - Received Signal Strength Indicator (RSSI): - RSSI accuracy (valid range -90 dBm to -20 dBm) is ±2 dB typical - RSSI resolution 1 dB typical - Sample period 0.25 us #### 5.5 UART Interface The Universal Asynchronous Receiver/Transmitter offers fast, full-duplex, asynchronous serial communication with built-in flow control support (UART\_CTS, UART\_RTS) in hardware up to one Mbps baud. UART\_TX, UART\_RTS, and UART\_CTS form a conventional asynchronous serial data port with handshaking. The interface is designed to operate correctly when connected to other UART devices such as the 16550A. The signaling levels are nominal 0 V and 3.3 V (tracks VCC) and are inverted with respect to the signaling on an RS232 compliant cable. Two-way hardware flow control is implemented by UART\_RTS and UART\_CTS. UART\_RTS is an output and UART\_CTS is an input. Both are active low. These signals operate according to normal industry convention. UART\_RX, UART\_TX, UART\_CTS, UART\_RTS are all 3.3 V level logic (tracks VCC). For example, when RX and TX are idle, they sit at 3.3 V. Conversely, for handshaking pins CTS, RTS at 0 V is treated as an assertion. The module communicates with the customer application using the following signals: - Port/TxD of the application sends data to the module's UART\_RX signal line - Port/RxD of the application receives data from the module's UART\_TX signal line Figure 3: UART signals Note: The BL651 serial module output is at 3.3V CMOS logic levels (tracks VCC). Level conversion must be added to interface with an RS-232 level compliant interface. Some serial implementations link CTS and RTS to remove the need for handshaking. We do not recommend linking CTS and RTS other than for testing and prototyping. If these pins are linked and the host sends data at the point that the BL651 deasserts its RTS signal, then there is significant risk that internal receive buffers will overflow. This could lead to an internal processor crash which would drop the connection and may require a power cycle to reset the module. We recommend that the correct CTS/RTS handshaking protocol be adhered to for proper operation. The BL651 module PIO pins to which the UART interface is mapped are those found on the Nordic development board as well as the BL652 development board. You can bring out UART on any pins allowed by Nordic within the user application. Table 13: UART interface | BL651<br>Signal Name | BL651<br>Pin Number | I/O | Comments | |----------------------|---------------------|-----|--------------------------------------------------------------------------------------------------------------------------| | P0.06 / UART_Tx | 19 | 0 | P0.06 (alternative function UART_Tx) is an output, set high (in customers application via Nordic SDK) | | P0.08 / UART_Rx | 17 | I | P0.08 (alternative function UART_Rx) is an input, set with internal pull-up (in customers application via Nordic SDK) | | P0.05 / UART_RTS | 20 | 0 | P0.05 (alternative function UART_RTS) is an output, set low (in customers application via Nordic SDK) | | P0.07 / UART_CTS | 18 | ı | P0.07 (alternative function UART_CTS) is an input, set with internal pull-down (in customers application via Nordic SDK) | #### 5.6 SPI Bus The SPI interface is an alternate function on GPIO pins. The module can be a master device (or slave device) that uses terminals SPI\_MOSI, SPI\_MISO, and SPI\_CLK. SPI\_CS is implemented using any spare SIO digital output pins to allow for multi-dropping. Each multidrop SPI slave device requires a unique and dedicated SPI\_CS line. The SPI interface enables full duplex synchronous communication between devices. It supports a 3-wire (SPI\_MOSI, SPI\_MISO, SPI\_SCK) bi-directional bus with fast data transfers to and from multiple slaves. Individual chip select signals are necessary for each of the slave devices attached to a bus, but control of these is left to the application through use of SIO signals. I/O data is double-buffered. The SPI peripheral supports SPI mode 0, 1, 2, and 3. Table 14: SPI interfaces | BL651 Signal Name | BL651 Pin No | I/O | Comments | | |-------------------|--------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | P0.23/SPI_MOSI | 3 | 0 | | | | P0.24/SPI_MISO | 2 | I | This interface is an alternate function. | | | P0.25/SPI_CLK | 38 | 0 | Turiction. | | | Any_P0.xx/SPI_CS | 4 | I | SPI_CS is implemented using any spare SIO digital output pins to allow for multi-dropping. On Laird Connectivity BL652 devboard, SIO_22 (pin 4) is used as SPI_CS. | | The BL651 module PIO pins to which the SPI interface is mapped are those found on the Nordic development board as well as the BL652 development board. You can bring out SPI on any pins allowed by Nordic within the user application. ### 5.7 I2C Interface The I2C interface is an alternate function on GPIO pins. The two-wire interface can interface a bi-directional wired-OR bus with two lines (SCL, SDA) and has master/slave topology. Data rates of 100 kbps and 400 kbps are supported along with 250 kbps for master only. The interface is capable of clock stretching. An I2C interface allows multiple masters and slaves to communicate over a shared wired-OR type bus consisting of two lines which normally sit at VCC. The BL651 module can only be configured as an I2C master or slave. The SCL is the clock line which is always sourced by the master; and SDA is a bi-directional data line which can be driven by any device on the bus. **IMPORTANT:** It is essential to remember that pull-up resistors on both SCL and SDA lines are not provided in the module and MUST be provided external to the module. Table 15: I2C interface | BL651 Signal Name | BL651 Pin No | I/O | Comments | |-------------------|--------------|-----|--------------------------------| | P0.26/I2C_SDA | 37 | I/O | This interface is an alternate | | P0.27/I2C_SCL | 36 | I/O | function on each pin | The BL651 module PIO pins to which the I2C interface is mapped are those found on the Nordic development board as well as the BL652 dev board. You can bring out I2C on any pins allowed by Nordic within the user application. ### 5.8 General Purpose I/O, ADC, PWM, and FREQ #### 5.8.1 GPIO The 19 GPIO pins are user-configured features: - Input/output direction - Output drive strength (standard drive 0.5 mA or high drive 3 or 5 mA –depends on VDD\_nRF) - Internal pull-up and pull-down resistors (13 K Ohms typical) or no pull-up/down - Wake-up from high or low-level triggers on all pins - Input buffer disconnect - Analog input (for selected pins) #### 5.8.2 ADC The ADC is an alternate function on dedicated GPIO pins. The BL651 provides access to 8-channel 8/10/12-bit successive approximation ADC in one-shot mode. This enables sampling up to eight external signals through a front-end MUX. The ADC has configurable input and reference pre-scaling and sample resolution (8, 10, and 12 bit). #### 5.8.2.1 Analog Interface (ADC) Table 16: Analog interface | BL651 Signal Name | BL651 Pin No | I/O | Comments | |---------------------------------------|--------------|-----|------------------------------------------------------------| | P0.05/UART_RTS/AIN3 –<br>Analog Input | 20 | I | This interface is an alternate function on each pin | | P0.04/AIN2 – Analog Input | 21 | I | Configurable 8-, 10-, 12-bit | | P0.03/AIN1 – Analog Input | 22 | I | resolution Configurable voltage scaling | | P0.02/AIN0 - Analog Input | 23 | I | 4, 2, 1/1, 1/3, 1/3, 1/4, 1/5, | | P0.31/AIN7 – Analog Input | 32 | I | 1/6 | | P0.30/AIN6 – Analog Input | 33 | I | Configurable acquisition time 3 uS, 5 uS, 10 uS, 15 uS, 20 | | P0.29/AIN5 - Analog Input | 34 | I | uS, 40 uS | | P0.28/AIN4 – Analog Input | 35 | I | Full scale input range (VCC) | #### 5.8.3 PWM Signal Output on SIO Pins The PWM output is an alternate function on GPIO pins. The PWM output signal has a frequency and duty cycle property. Frequency is adjustable (up to one MHz) and the duty cycle can be set over a range from 0% to 100% PWM output signal has a frequency and duty cycle property. PWM output is generated using dedicated hardware in the chipset. There is a trade-off between PWM output frequency and resolution. #### For example: - PWM output frequency of 500 kHz (2 uS) results in resolution of 1:2 - PWM output frequency of 100 kHz (10 uS) results in resolution of 1:10 - PWM output frequency of 10 kHz (100 uS) results in resolution of 1:100 - PWM output frequency of 1 kHz (1000 uS) results in resolution of 1:1000 ### 5.9 nRESET pin Table 17: nRESET pin | BL651 Signal Name | BL651<br>Pin Number | 1/0 | Comments | | |-------------------|---------------------|-----|----------------------------------------------------------------------------------------------------------|--| | nRESET | 7 | I | BL651 HW reset (active low). Pull the nRESET pin low for minimum 100 mS in order for the BL651 to reset. | | #### 5.10 Two-wire Interface SWD You can use the two-wire (SWD) interface for application programming and debugging. Table 18: Two-wire interface SWD | BL651 Signal Name | BL651<br>Pin Number | I/O | Comments | |-------------------|---------------------|-----|-----------------------------| | SWDIO | 5 | I/O | Internal pull-up resistor | | SWDCLK | 6 | 1 | Internal pull-down resistor | There is also the following JTAG connector which allows on-board JTAG J-link programmer signals to be routed off the development board. The only requirement is that you should use the following JTAG connector on the host PCB. Table 19 shows the SWD connector MPN: Table 19: SWD connector MPN | Reference | Part | Description and MPN (Manufacturers Part Number) | |-----------|----------|-------------------------------------------------------| | JP1 | FTSH-105 | Header, 1.27mm, SMD, 10-way, FTSH-105-01-L-DV Samtech | **Note:** Reference on the BL652 development board schematic (Figure 4) shows the DVK-BL652 development schematic wiring only for the SWD connector and the BL651 module SWD pins. Figure 4: BL652 development board schematic We recommend that you use SWD (2-wire interface) to handle customer developed BL651 module firmware upgrades. You MUST wire out the SWD (2-wire interface) on your host design (see Figure 4, where four lines should be wired out, namely SWDIO, SWDCLK, GND and VCC). P0.18 is a trace output (called SWO, Serial Wire Output) and is not necessary for programming the BL651 over the SWD interface. nReset\_BLE is not necessary for programming the BL651 over the SWD interface. ### 5.11 BL651 Wakeup #### 5.11.1 Waking Up BL651 from Host Wake the BL651 from the host using wake-up pins (any PIO pin). You may configure the BL651's wakeup pins in the customers application to do any of the following: - Wake up when signal is low - Wake up when signal is high - Wake up when signal changes #### 5.12 Low Power Modes The BL651 has three power modes: Run (Active), Standby Doze (SYSTEM ON IDLE), and Deep Sleep (SYSTEM OFF). The module wakes from Standby Doze via any interrupt (such as a received character on the UART Rx line). If the module receives a UART character from either the external UART or the radio, it wakes up. Deep sleep is the lowest power mode. Once awakened, the system goes through a system reset. ### 5.13 Temperature Sensor The on-silicon temperature sensor has a temperature range greater than or equal to the operating temperature of the device with accuracy ±5°C. Resolution is 0.25°C. ### 5.14 Security/Privacy ### 5.14.1 AES Encryption/Decryption Exposed via Nordic SDK functions, refer to Nordic documentation. #### 5.14.2 Readback Protection Exposed via Nordic SDK functions, refer to Nordic documentation. The BL651 supports readback protection capability that disallows the reading of the memory on the nRF52810 using a JTAG interface. ### 5.14.3 Elliptic Curve Cryptography Exposed via Nordic SDK functions, refer to Nordic documentation. The BL651 offers a range of functions for generating public/private keypair, calculating a shared secret, as well as generating an authenticated hash. ### 5.15 Optional External 32.768 kHz Crystal This is not required for normal BL651 module operation. Nordic SDK examples by default assume that he external 32.768 kHz crystal is connected. The customer must modify the Nordic SDK example to reflect whether or not the external 32.768 kHz crystal is fitted. The BL651 uses the on-chip 32.76 kHz RC oscillator (LFCLK) by default (which has an accuracy of ±500 ppm); this requires regulator calibration (at least every eight seconds) to within ±500 ppm. You can connect an optional external high accuracy (±20 ppm) 32.768 kHz crystal to the BL651pins, P0.01/XL2 (pin 24) and P0.00/XL1 (pin 25) to provide improved protocol timing and to help with radio power consumption in the system standby doze/deep sleep modes by reducing the time that the RX window needs to be open. Table 20 compares the current consumption difference between RC and crystal oscillator. Table 20: Current consumption difference between BL651 on-chip RC 32.76 kHz oscillator and optional external crystal (32.768 kHz) based oscillator | | BL651 On-chip 32.768 kHz RC Oscillator<br>(±500 ppm) LFRC | Optional External Higher Accuracy<br>(±20 ppm) 32.768 kHz<br>Crystal-based Oscillator XO | |---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | Current Consumption of 32.768 kHz Block | 0.6 uA | 0.25 uA | | Standby Doze<br>Current (System ON<br>IDLE+24k RAM<br>retention+RTC+LFRC) | 1.5 uA | 2.0 uA | | | Calibration is required regularly (default eight seconds interval) | | | | Calibration takes 16-17 ms; with DCDC used, the total charge of a calibration event is 7.4 uC. | | | | The average current consumed by the calibration depends on the calibration interval and can be calculated using the following formula: | | | | CAL_charge/CAL_interval | | | Calibration | The lowest calibration interval (0.25 seconds) provides an average current of (DCDC enabled): 7.4uC / 0.25s = 29.6uA | Not applicable | | | To get the 500-ppm accuracy, the BLE stack specification states that a calibration interval of eight seconds is enough. This gives an average current of: 7.4uC/8s = 0.93 uA | | | | Added to the LFRC run current and Standby Doze (IDLE) base current shown above results in a total average current of: LFRC + CAL = 1.5 + 0.93 = 2.43uA | | | Total | 2.43 uA | 1.45 uA | | | | Lowest current consumption | | Cummony | <ul> <li>Low current consumption</li> </ul> | <ul> <li>Needs external crystal</li> </ul> | | Summary | <ul> <li>Accuracy 500 ppm</li> </ul> | <ul> <li>High accuracy (depends on the crystal,<br/>usually 20 ppm)</li> </ul> | Table 21: Optional external 32.768 kHz crystal specification | Optional external 32.768kHz crystal | Min | Тур | Max | |---------------------------------------------------------------------------------------------------|--------|--------------|----------| | Crystal Frequency | - | 32.768 kHz | - | | Frequency tolerance requirement of BLE stack | - | - | ±250 ppm | | Load Capacitance | - | - | 12.5 pF | | Shunt Capacitance | - | - | 2 pF | | Equivalent series resistance | - | - | 100 kOhm | | Drive level | - | - | 1 uW | | Input capacitance on XL1 and XL2 pads | - | 4 pF | - | | Run current for 32.768 kHz crystal based oscillator | - | 0.25 uA | - | | Startup time for 32.768 kHz crystal based oscillator | - | 0.25 seconds | - | | Peak to peak amplitude for external low swing clock input signal must not be outside supply rails | 200 mV | - | 1000 mV | Be sure to tune the load capacitors on the board design to optimize frequency accuracy (at room temperature) so it matches that of the same crystal standalone, Drive Level (so crystal operated within safe limits) oscillation margin ( $R_{neg}$ is at least 3 to 5 times ESR) over the operating temperature range. #### 5.16 453-00005 On-board PCB Trace Antenna Characteristics The 453-00005 on-board PCB trace monopole antenna radiated performance depends on the host PCB layout. A Laird Connectivity internal BL651 development board was used for BL651 development and antenna performance evaluation. To obtain similar performance, follow guidelines in section *PCB Layout on Host PCB for 453-00005* to allow the onboard PCB trace antenna to radiate and reduce proximity effects due to nearby host PCB GND copper or metal covers. Table 22: Antenna radiation performance | Unit in dBi @2.44GHz | XY-p | lane | XZ-p | olane | YZ-plane | | |---------------------------------------------|-------|-------|-------|-------|----------|------| | Onit iii dbi @2.44Gn2 | Peak | Avg | Peak | Avg | Peak | Avg | | 453-00005 module on-board PCB Trace antenna | -0.21 | -3.95 | -1.69 | -8.1 | -4.06 | -6.4 | Figure 5: Trace antenna performance Figure 6: 453-00005 on-board PCB Trace antenna performance (Antenna Gain, efficiency and S11 (whilst 453-00005 module on DVK-BL652-xx development board) ### 6 HARDWARE INTEGRATION SUGGESTIONS #### 6.1 Circuit The BL651 is easy to integrate, requiring no external components on your board apart from those which you require for development and in your end application. The following are suggestions for your design for the best performance and functionality. #### Checklist (for Schematic): #### VCC pins External power source should be within the operating range, rise time and noise/ripple specification of the BL651. Add decoupling capacitors for filtering the external source. Power-on reset circuitry within BL651 series module incorporates brown-out detector, thus simplifying your power supply design. Upon application of power, the internal power-on reset ensures that the module starts correctly. #### VCC and coin-cell operation With built-in DCDC (operating range 1.7V to 3.6V), reduces the peak current required from a coin-cell, making it easier to use with coin-cell. #### AIN (ADC) and GPIO pin IO voltage levels BL651 GPIO voltage levels are at VCC. Ensure input voltage levels into GPIO pins are at VCC also (if VCC source is a battery whose voltage will drop). Ensure ADC pin maximum input voltage for damage is not violated. #### AIN (ADC) impedance and external voltage divider setup If you need to measure with ADC a voltage higher than 3.6V, you can connect a high impedance voltage divider to lower the voltage to the ADC input pin. #### SWD We recommend that use SWD (2-wire interface) to handle customer developed BL651 module firmware upgrades. You MUST wire out the JTAG (2-wire interface) on your host design (see Figure 4, where four lines should be wired out, namely SWDIO, SWDCLK, GND and VCC). #### UART Add connector to allow interfacing with UART via PC (UART-RS232 or UART-USB). Laird Connectivity recommends flow control to prevent UART data loss. #### 12C It is essential to remember that pull-up resistors on both I2C\_SCL and I2C\_SDA lines are not provided in the BL651 module and MUST be provided external to the module as per I2C standard. #### SPI Implement SPI chip select using any unused GPIO pin within customers application then SPI\_CS is controlled from customers application allowing multi-dropping. #### GPIO pin direction BL651 modules shipped from production are un-programmed. Remember to change the direction GPIO pin (in customer developed application) if that particular pin is wired to a device that expects to be driven by the BL651 GPIO pin configured as an output. Also, these GPIO pins if used as inputs have the internal pull-up or pull-down resistor. To avoid floating inputs which can cause current consumption in low power modes (e.g. System ON IDLE) to drift with time; customer can enable the PULL-UP or PULL-DOWN through their application. **Note:** Internal pull-up, pull down will take current from VCC. #### nRESET pin (active low) Hardware reset. Wire out to push button or drive by host. By default module is out of reset when power applied to VCC pins. #### Optional External 32.768kHz crystal If the optional external 32.768kHz crystal is needed then use a crystal that meets specification. Nordic SDK examples by default assume external 32.768kHz crystal is connected. Customer must modify Nordic SDK example to reflect if external 32.768kHz crystal is fitted or not. 27 Americas: +1-800-492-2320 © Copyright 2023 Laird Connectivity Europe: +44-1628-858-940 All Rights Reserved Hong Kong: +852-2762-4823 ### 6.2 PCB Layout on Host PCB - General #### Checklist (for PCB): - You MUST locate the BL651 module close to the edge of PCB (mandatory for 453-00005 for on-board PCB trace antenna to radiate properly). - Use solid GND plane on inner layer (for best EMC and RF performance). - All module GND pins MUST be connected to host PCB GND. - Place GND vias as close to module GND pads as possible. - Unused PCB area on surface layer can flooded with copper but place GND vias regularly to connect copper flood to inner GND plane. If GND flood copper underside the module then connect with GND vias to inner GND plane. - Route traces to avoid noise being picked up on VCC supply and AIN (analogue) and SIO (digital) traces. - Ensure no exposed copper is on the underside of the module (refer to Figure 10 land pattern of BL652 development board). ### 6.3 PCB Layout on Host PCB for 453-00005 ### 6.3.1 Antenna Keep-out on Host PCB The 453-00005 has an integrated PCB trace antenna and its performance is sensitive to host PCB. It is critical to locate the 453-00005 on the edge of the host PCB (or corner) to allow the antenna to radiate properly. Refer to guidelines in the PCB land pattern and antenna keep-out area for 453-00005 section. Some of those guidelines repeated below. - Ensure there is no copper in the antenna keep-out area on any layers of the host PCB. Keep all mounting hardware and metal clear of the area to allow proper antenna radiation. - For best antenna performance, place the 453-00005 module on the edge of the host PCB, preferably the edge center. - The BL651 development board (not commercially available) has the 453-00005 module on the edge of the board (preferably the edge center). The antenna keep-out area is defined by the BL651 development board which was used for module development and antenna performance evaluation is shown in Figure 7, where the antenna keep-out area is ~4.95mm wide, 25.65 mm long; with PCB dielectric (no copper) height 0.85 mm sitting under the 453-00005 PCB trace antenna - The 453-00005 PCB trace antenna is tuned when 453-00005 module is sitting on development board (host PCB) with size of 120 mm x 93 mm. - A different host PCB thickness dielectric will have a small effect on antenna. - The antenna-keep-out defined in the Host PCB Land Pattern and Antenna Keep-out for 453-00005 section. Host PCB land pattern and antenna keep-out for the BL651 applies when the 453-00005 is placed in the edge of the host PCB, preferably the edge center. Figure 7 shows an example. Figure 7: Antenna keep-out area (shown in red), corner of the BL651 development board for 453-00005 module. #### **Antenna Keep-out Notes:** **Note 1** The BL651 module is placed on the edge of the host PCB, preferably edge center of the host PCB. Note 2 Copper cut-away on all layers in the Antenna Keep-out area under 453-00005 on host PCB. #### 6.3.2 Antenna Keep-out and Proximity to Metal or Plastic #### Checklist (for metal /plastic enclosure): - Minimum safe distance for metals without seriously compromising the antenna (tuning) is 40 mm top/bottom and 30 mm left or right. - Metal close to the 453-00005 PCB trace monopole antenna (bottom, top, left, right, any direction) will have degradation on the antenna performance. The amount of that degradation is entirely system dependent, meaning you must perform some testing with your host application. - Any metal closer than 20 mm begins to significantly degrade performance (S11, gain, radiation efficiency). - It is best that you test the range with a mock-up (or actual prototype) of the product to assess effects of enclosure height (and materials, whether metal or plastic) and host PCB size (ground plane size). ### 6.4 External Antenna Integration with 453-00006 Please refer to the regulatory sections for FCC, ISE, EU, and Japan for details of use of BL651 (453-00006) with external antennas in each regulatory region. The BL651 family is designed to operate with the following external antennas (with a maximum gain of 2.0 dBi). The required antenna impedance is 50 ohms. See Table 23. External antennas improve radiation efficiency. Table 23: External antennas for the BL651 | | | Laird Connectivity | _ | | Peak Gain | | | |-----------------------|-----------------------|--------------------|------------|-----------|---------------|---------------|--| | Manufacturer | Model | Part Number | Туре | Connector | 2400-2480 MHz | 2400-2500 MHz | | | Laird<br>Connectivity | NanoBlue | EBL2400A1-10MH4L | PCB Dipole | IPEX MHF4 | | 2 dBi | | | Laird<br>Connectivity | FlexPIFA | 001-0022 | PCB Dipole | IPEX MHF4 | 2 dBi | | | | Mag.Layers | EDA-8709-2G4C1-B27-CY | 0600-00057 | Dipole | IPEX MHF4 | | 2 dBi | | | Laird<br>Connectivity | mFlexPIFA | EFA2400A3S-10MH4L | PIFA | IPEX MHF4 | 2 dBl | | | **Note 1:** Integral RF co-axial cable with length 100 ±5 mm and MHF4 compatible connector. These antennas are available through Laird Connectivity, Mouser, or Digikey. ### 7 MECHANICAL DETAILS ### 7.1 BL651 Mechanical Details #### **Tolerances** Board Outline: +/- 0.13mm PCB Thickness: +/- 0.1mm Figure 8: BL651 mechanical drawings ### 7.2 Host PCB Land Pattern and Antenna Keep-out for 453-00005 Figure 9: Land pattern and Keep-out for 453-00005 All dimensions are in millimeters (mm). Host PCB Land Pattern and Antenna Keep-out for 453-00005 Notes: - Note 1 Ensure there is no copper in the antenna *keep out area* on any layers of the host PCB. Also keep all mounting hardware or any metal clear of the area (Refer to 6.3.2) to reduce effects of proximity detuning the antenna and to help antenna radiate properly. - **Note 2** For the best on-board antenna performance, the module 453-00005 MUST be placed on the edge of the host PCB and preferably in the edge centre of host PCB, the antenna *keep out area* is extended (see Note 4). - Note 3 BL651 development board has 453-00005 placed on the edge of the PCB board (and not in corner) for that the Antenna keep out area is extended down to the corner of the development board, see the PCB Layout on Host PCB for 453-00005 section. This was used for module development and antenna performance evaluation. - **Note 4** Ensure that there is no exposed copper under the module on the host PCB. - Note 5 You may modify the PCB land pattern dimensions based on their experience and/or process capability. ### 8 APPLICATION NOTE FOR SURFACE MOUNT MODULES #### 8.1 Introduction Laird Connectivity surface mount modules are designed to conform to all major manufacturing guidelines. This Application Note section is considered a living document and will be updated as new information is presented. The modules are designed to meet the needs of several commercial and industrial applications. They are easy to manufacture and conform to current automated manufacturing processes. ### 8.2 Shipping ### 8.2.1 Tape and Reel Package Information **Note:** The Laird Connectivity part numbers for BL651 modules – 453-00005 and 453-00006 are for Tape and Reel packaging in 1k unit reels. The addition of a 'C' at the end of the part number denotes Cut Tape option. Figure 10: Reel specifications | ITR | M | W | Α0 | В0 | K0 | K1 | Р | F | Ε | 20 | DO | D1 | PO | P2 | Т | 1 | 3″环保卷轮 | |-----|----|-------|---------------|---------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|------|---------| | DIM | | 24.00 | 10.30 | 14.30 | 2.40 | | 16.00 | 11.50 | 1.75 | 22.25 | 1.50 | 1.50 | 4.00 | 2.00 | 0.35 | 长度/盘 | 元件/盘 | | TOL | E. | +0.30 | +0.30<br>-0.0 | +0.30<br>-0.0 | +0.20<br>-0.00 | +0.10<br>-0.10 | +0.10<br>-0.10 | +0.10<br>-0.10 | +0.10<br>-0.10 | +0.10<br>-0.10 | +0.10<br>-0.00 | +0.10<br>-0.00 | +0.10<br>-0.10 | +0.10<br>-0.10 | +0.05<br>-0.05 | 25M | 1000pcs | 备注: (1)任意10个粮税孔的累计误差不超过+/-0.20mm。 (2) 载带长度方向100mm 距离的非平行度不可超过 1mm。 超过250mm不计算累计误差。 (3)非指明公差范围为: +/-0.20mm. (4) AO, BO为型腔内底部尺寸,KO为内部尺寸。 (5)材料厚度T以在载带边缘测量为准, 須打中孔 (6)材质黑色防静电。 Figure 11: Tape specifications (Module orientation – PCBA Antenna end towards hole side) There are 1000 pieces of BL651 modules taped in a reel (and packaged in a pizza box) and five boxes per carton (5000 modules per carton). Reel, boxes, and carton are labeled with the appropriate labels. See Carton Contents for more information. #### 8.2.2 Carton Contents The following are the contents of the carton shipped for the BL651 modules. **PCBA: 5000** pcs/ctn Tape: 1000 pcs PCBA/roll, 5 rolls/ctn Reel: 5 pcs/ctn Bag: 5 pcs/ctn 5 g, 6 pcs/bag Humidity Indicator: 1 pcs/bag Inner carton: 5 pcs/ctn Master carton Figure 12: Carton contents for the BL651 ### 8.2.3 Packaging Process Figure 13: BL651 packaging process ### 8.2.4 Labeling The following labels are located on the antistatic bag: M/N: 453-00005 QTY: 1000 PCS Figure 14: Antistatic bag labels The following package label is located on both sides of the master carton: Figure 15: Master carton package label The following is the packing slip label: Figure 16: Packing slip label #### 8.3 Reflow Parameters Prior to any reflow, it is important to ensure the modules were packaged to prevent moisture absorption. New packages contain desiccate (to absorb moisture) and a humidity indicator card to display the level maintained during storage and shipment. If directed to *bake units* on the card, see Table 24 and follow instructions specified by IPC/JEDEC J-STD-033. A copy of this standard is available from the JEDEC website: http://www.jedec.org/sites/default/files/docs/jstd033b01.pdf **Note:** The shipping tray cannot be heated above 65°C. If baking is required at the higher temperatures displayed in in Table 24, the modules must be removed from the shipping tray. Any modules not manufactured before exceeding their floor life should be re-packaged with fresh desiccate and a new humidity indicator card. Floor life for MSL (Moisture Sensitivity Level) 4 devices is 168 hours in ambient environment ≤30°C/60%RH. Table 24: Recommended baking times and temperatures | MSL | 125°C<br>Baking Temp. | | | ≤5%RH<br>g Temp. | 40°C/ ≤ 5%RH<br>Baking Temp. | | | |-----|-------------------------|----------------------------------------------|-------------------------|----------------------------------------------|------------------------------|----------------------------------------------|--| | | Saturated<br>@ 30°C/85% | Floor Life Limit<br>+ 72 hours<br>@ 30°C/60% | Saturated<br>@ 30°C/85% | Floor Life Limit<br>+ 72 hours<br>@ 30°C/60% | Saturated<br>@ 30°C/85% | Floor Life Limit<br>+ 72 hours @<br>30°C/60% | | | 3 | 9 hours | 7 hours | 33 hours | 23 hours | 13 days | 9 days | | Laird Connectivity surface mount modules are designed to be easily manufactured, including reflow soldering to a PCB. Ultimately it is the responsibility of the customer to choose the appropriate solder paste and to ensure oven temperatures during reflow meet the requirements of the solder paste. Laird Connectivity surface mount modules conform to J-STD-020D1 standards for reflow temperatures. Important: During reflow, modules should not be above 260° and not for more than 30 seconds. Figure 17: Recommended reflow temperature Temperatures should not exceed the minimums or maximums presented in Table 25. Table 25: Recommended maximum and minimum temperatures | Specification | Value | Unit | |------------------------------------|--------|----------| | Temperature Inc./Dec. Rate (max) | 1~3 | °C / Sec | | Temperature Decrease rate (goal) | 2-4 | °C / Sec | | Soak Temp Increase rate (goal) | .5 - 1 | °C / Sec | | Flux Soak Period (Min) | 70 | Sec | | Flux Soak Period (Max) | 120 | Sec | | Flux Soak Temp (Min) | 150 | °C | | Flux Soak Temp (max) | 190 | °C | | Time Above Liquidous (max) | 70 | Sec | | Time Above Liquidous (min) | 50 | Sec | | Time In Target Reflow Range (goal) | 30 | Sec | | Time At Absolute Peak (max) | 5 | Sec | | Liquidous Temperature (SAC305) | 218 | °C | | Lower Target Reflow Temperature | 240 | °C | | Upper Target Reflow Temperature | 250 | °C | | Absolute Peak Temperature | 260 | °C | | | | | ### 9 REGULATORY **Note:** For complete regulatory information, refer to the BL651 Regulatory Information document which is also available from the BL651 product page. The BL651 holds current certifications in the following countries: | Country/Region | Regulatory ID | | | | | | |----------------|---------------|--|--|--|--|--| | USA (FCC) | SQGBL651 | | | | | | | EU | N/A | | | | | | | Canada (ISED) | 3147A-BL651 | | | | | | | Japan (MIC) | 201-180356 | | | | | | | Australia | N/A | | | | | | | New Zealand | N/A | | | | | | ### 10 ORDERING INFORMATION | 453-00005 | BL651 Series - Bluetooth v5 Module, Int. Antenna (Nordic nRF52810) - Tape & Reel | |------------|----------------------------------------------------------------------------------| | 453-00006 | BL651 Series - Bluetooth v5 Module, Ext. Antenna (Nordic nRF52810) - Tape & Reel | | 453-00005C | BL651 Series - Bluetooth v5 Module, Int. Antenna (Nordic nRF52810)- Cut Tape | | 453-00006C | BL651 Series - Bluetooth v5 Module, Ext. Antenna (Nordic nRF52810)- Cut Tape | ### 11 BLUETOOTH SIG QUALIFICATION #### 11.1 Overview The BL651 series is listed on the Bluetooth SIG website as a qualified Tested Component. | Design<br>Name | Owner | Declaration<br>ID | QD ID | Link to listing on the SIG website | |-----------------|-----------------------|-------------------|--------|---------------------------------------------------------| | BL651<br>Series | Laird<br>Connectivity | D041399 | 117616 | https://launchstudio.bluetooth.com/ListingDetails/67596 | It is a mandatory requirement of the Bluetooth Special Interest Group (SIG) that every product implementing Bluetooth technology has a Declaration ID. Every Bluetooth design is required to go through the qualification process, even when referencing a Bluetooth Design that already has its own Declaration ID. The Qualification Process requires each company to registered as a member of the Bluetooth SIG – www.bluetooth.org The following link provides a link to the Bluetooth Registration page: https://www.bluetooth.org/login/register/ For each Bluetooth Design, it is necessary to purchase a Declaration ID. This can be done before starting the new qualification, either through invoicing or credit card payment. The fees for the Declaration ID will depend on your membership status, please refer to the following webpage: https://www.bluetooth.org/en-us/test-qualification/qualification-overview/fees For a detailed procedure of how to obtain a new Declaration ID for your design, please refer to the following SIG document: https://www.bluetooth.org/DocMan/handlers/DownloadDoc.ashx?doc\_id=283698&vId=317486 # 11.2 Qualification Steps When Referencing a Laird Connectivity Component Design To start a listing in Launch Studio, follow these steps: - 1. Go to: https://www.bluetooth.org/tpg/QLI\_SDoc.cfm - 2. Select Start the Bluetooth Qualification Process with Required Testing. - 3. Enter a project name for your design. - 4. Enter the QDID for the Laird Connectivity BL651 RF-PHY hardware, (117616). The Laird Connectivity component should be automatically displayed in a drop-down menu. - 5. Select the Laird Connectivity component to add it to the design. **Note:** To complete the End Product Design, you must also add additional components from Nordic Semiconductor, covering Link Layer and the upper Host Layers. To do this, repeat the same process as above, adding the specific Nordic component QDIDs. The minimum Core Layers for an LE design are RF-PHY, LL, SM, GATT, ATT, GAP, and L2CAP. Examples of Nordic components are given below: | Listing reference (QDID) | Design Name | Core Spec Version | |--------------------------|-----------------------|-------------------| | 144374 | S140 nRF52 Link Layer | 5.2 | | 144724 | S140 nRF52 Host Layer | 5.2 | Once all components are combined in the design, select the TCRL version for the project, note that to avoid ICS inconsistencies it is better to select the older TCRL version if the option is provided. Select Product Type, 'End Product', Controller Core Configuration, [2/4] LE Controller and Host Core Configuration, [3/3] LE Host. As the qualification status of all layers covered by the combined components can be inherited there is no need to re-test these layers, (components have a 3 year validation period where their qualification status can be inherited). If you want to add additional protocol layers and/or profiles, then add them to the design and set the ICS in each new layer. All new protocols and profiles added will need to be tested and evidence provided for the compliance folder. Follow the steps in Launch Studio as follows: - 1. Project Basics (Add Design Name, combine qualified components) - 2. Layer Selection (add extra protocols and profiles if required) - 3. ICS Selection (set features within extra protocols and profiles if required, run consistency check for errors) - 4. Testing (Download Test Plan, Export ICS for PTS testing) - 5. Test Documentation (Upload Test Plan and any Test Reports) - 6. Product Declaration (Add design details and End Products that use the Bluetooth Design) - Purchase Declaration ID or select purchased ID for the design, (Try to purchase the Declaration ID before starting the listing process) - Review and Submit (Check all details, complete checklist and electronically signoff) Once your Bluetooth Design is listed you should maintain a Compliance Folder for the life of the product. Any new products that incorporate the qualified design may be added to the listing free of charge, (this assumes no changes have been made to the original design). If Nordic release new reference components and you wish to combine these into your design, it will be necessary to purchase a new Declaration ID and complete a qualification. For further information, please refer to the following training material: https://www.bluetooth.org/en-us/test-qualification/qualification-overview/listing-process-updates https://www.lairdconnect.com/ © Copyright 2023 Laird Connectivity All Rights Reserved ### 12 Additional Information Please contact your local sales representative or our support team for further assistance: Headquarters Laird Connectivity 50 S. Main St. Suite 1100 Akron, OH 44308 USA **Phone** Americas: +1-800-492-2320 Europe: +44-1628-858-940 Hong Kong: +852-2762-4823 Website www.lairdconnect.com/ Technical Support www.lairdconnect.com/resources/support Sales Contact www.lairdconnect.com/contact **Note:** Information contained in this document is subject to change. Laird Connectivity's products are subject to standard Terms & Conditions. sales@lairdconnect.com support@lairdconnect.com www.lairdconnect.com © Copyright 2023 Laird Connectivity. All Rights Reserved. Patent pending. Any information furnished by Laird Connectivity and its agents is believed to be accurate and reliable. All specifications are subject to change without notice. Responsibility for the use and application of Laird Connectivity materials or products rests with the end user since Laird Connectivity and its agents cannot be aware of all potential uses. Laird Connectivity makes no warranties as to non-infringement nor as to the fitness, merchantability, or sustainability of any Laird Connectivity materials or products for any specific or general uses. Laird Connectivity or any of its affiliates or agents shall not be liable for incidental or consequential damages of any kind. All Laird Connectivity products are sold pursuant to the Laird Connectivity Terms and Conditions of Sale in effect from time to time, a copy of which will be furnished upon request. Nothing herein provides a license under any Laird Connectivity or any third-party intellectual property right.